Low Power and High Performance Zipper CMOS Domino Full-Adder Design in 45nm Technology

WANG Jin-hui;GONG Na;Geng Shu-qin;HOU Li-gang;WU Wu-chen;DONG Li-min

ACTA ELECTRONICA SINICA ›› 2009, Vol. 37 ›› Issue (2) : 266-271.

PDF(599 KB)
CIE Homepage  |  Join CIE  |  Login CIE  |  中文 
PDF(599 KB)
ACTA ELECTRONICA SINICA ›› 2009, Vol. 37 ›› Issue (2) : 266-271.
论文

Low Power and High Performance Zipper CMOS Domino Full-Adder Design in 45nm Technology

    {{javascript:window.custom_author_en_index=0;}}
  • {{article.zuoZhe_EN}}
Author information +

HeighLight

{{article.keyPoints_en}}

Abstract

{{article.zhaiyao_en}}

Key words

QR code of this article

Cite this article

Download Citations
{{article.zuoZheEn_L}}. {{article.title_en}}[J]. {{journal.qiKanMingCheng_EN}}, 2009, 37(2): 266-271.

References

References

{{article.reference}}

Funding

RIGHTS & PERMISSIONS

{{article.copyrightStatement_en}}
{{article.copyrightLicense_en}}
PDF(599 KB)

Accesses

Citation

Detail

Sections
Recommended

/