[1] NADERI M H,PARK C,PRAKASH S,et al.A 27.7 fJ/conv-step 500 MS/s 12bit pipelined ADC employing a sub-ADC forecasting technique and low-power class AB slew boosted amplifiers[J].IEEE Transactions on Circuits and Systems-I:Regular Papers,2019,66(9):3352-3364.
[2] 陈珍海,魏敬和,于宗光,等.高精度电荷域ADC共模电荷误差前台校准电路[J].西安电子科技大学学报(自然科学版),2018,45(6):137-143,149. CHEN Zhen-hai,WEI Jing-he,YU Zong-guang,et al.High precision common mode charge error fore-ground calibration circuit for the charge-domain ADC[J].Journal of Xidian University,2018,45(6):137-143,149.(in Chinese)
[3] PENG X,GUO J,BAO Q,et al.A low-power low-cost on-chip digital background calibration for pipelined ADCs[J].IEEE Transactions on Very Large Scale Integration (VLSI) Systems,2019,27(11):2568-2574.
[4] SHEN L,SHEN Y,TANG X,et al.A 0.01mm2 25μW 2MS/s 74dB-SNDR continuous-time pipelined-SAR ADC with 120fF input capacitor[A].Proceeding of the 2019 IEEE International Solid-State Circuits Conference (ISSCC)[C].Piscataway:IEEE,2019.64-66.
[5] DEVARAJAN S,SINGER L,KELLY D,et al.A 16bit,125MS/s,385mW,78.7dB SNR CMOS pipeline ADC[J].IEEE Journal of Solid-State Circuits,2009,44(12):3305-3313.
[6] ALI A M A,MORGAN A,DILLON C,et al.A 16bit 250MS/s IF sampling pipelined ADC with background calibration[J].IEEE Journal of Solid-State Circuits,2010,45(12):2602-2612.
[7] ALI A M A,DINC H,BHORASKAR P,et al.A 14bit 1GS/s RF sampling pipelined ADC with background calibration[J].IEEE Journal of Solid-State Circuits,2014,49(12):2857-2867.
[8] WU Z,WANG C,DING Y,et al.An ADC input buffer with optimized linearity[A].Proceeding of the 201814th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT)[C].Piscataway:IEEE,2018:765-767.
[9] DEVARAJAN S,SINGER L,KELLY D,et al.A 12b 10GS/s interleaved pipeline ADC in 28nm CMOS technology[A].Proceeding of the 2017 IEEE International Solid-State Circuits Conference (ISSCC)[C].Piscataway:IEEE,2017:288-289.
[10] CHEN C,WU J,HUANG J,et al.A 12bit 3GS/s pipeline ADC with 0.4mm2 and 500mW in 40nm digital CMOS[J].IEEE Journal of Solid-State Circuits,2012,47(4):1013-1021.
[11] ALI A M A,DINC H,BHORASKAR P,et al.A 14bit 2.5GS/s and 5GS/s RF sampling ADC with background calibration and dither[A].Proceeding of the 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)[C].Piscataway:IEEE,2016.164-165.
[12] GINÉS A J,PERALÍAS E J,RUEDA A.Fast background calibration of sampling timing skew in SHA-less pipeline ADCs[J].IEEE Transactions on Very Large Scale Integration (VLSI) Systems,2017,25(10):2966-2970.
[13] ZHU C,LIN J,WANG Z.Background calibration of comparator offsets in SHA-less pipelined ADCs[J].IEEE Transactions on Circuits and Systems II:Express Briefs,2019,66(3):357-361.
[14] CAO F,CHEN Y,DAI Z,et al.An input buffer for 12bit 2GS/s ADC[A].Proceeding of the 2017 IEEE 12th International Conference on ASIC (ASICON)[C].Piscataway:IEEE,2017.750-753.
[15] 毕查德·拉扎维.模拟CMOS集成电路设计:第2版[M].陈贵灿,程军,张瑞智,等,译.2版.西安:西安交通大学出版社,2018.624-625.
[16] ABO A M,GRAY P R.A 1.5V,10bit,14.3MS/s CMOS pipeline analog-to-digital converter[J].IEEE Journal of Solid-State Circuits,1999,34(5):599-606.
[17] YIN Y,JIANG X,DENG H.The first stage design of a SHA-less 12bit 200MS/s pipeline ADC in 130nm CMOS[A].Proceeding of the 2013 IEEE International Conference on Anti-Counterfeiting,Security and Identification (ASID)[C].Piscataway:IEEE,2013.99-103.
[18] ELSHATER A,VENKATACHALA P K,LEE C Y,et al.A 10mW 16b 15MS/s two-step SAR ADC with 95dB DR using dual-deadzone ring amplifier[J].IEEE Journal of Solid-State Circuits,2019,54(12):3410-3420.
[19] SUMANEN L,WALTARI M,KORHONEN T,et al.A digital self-calibration method for pipeline A/D converters[A].Proceeding of the 2002 IEEE International Symposium on Circuits and Systems[C].Piscataway:IEEE,2002.792-795.
[20] BRISENO-VIDRIOS C,ZHOU D,PRAKASH S,et al.A 44-fJ/conversion step 200MS/s pipeline ADC employing current-mode MDACs[J].IEEE Journal of Solid-State Circuits,2018,53(11):3280-3292.
[21] SEHGAL R,GOES F V D,BULT K.A 13mW 64dB SNDR 280MS/s pipelined ADC using linearized integrating amplifiers[J].IEEE Journal of Solid-State Circuits,2018,53(7):1878-1888. |